首页> 外文会议>IEEE International Multi Conference on Automation, Computing, Control, Communication and Compressed Sensing >Novel transistor level realization of ultra low power high-speed adiabatic Vedic multiplier
【24h】

Novel transistor level realization of ultra low power high-speed adiabatic Vedic multiplier

机译:超低功率高速绝热Vedic乘法器的新型晶体管电平实现

获取原文

摘要

In this paper, we describe an energy-efficient Vedic multiplier structure using Energy Efficient Adiabatic Logic (EEAL). The power consumption of the proposed multiplier is significantly low because the energy transferred to the load capacitance is mostly recovered. The proposed 8×8 CMOS and adiabatic multiplier structure have been designed in a TSMC 0.18 μm CMOS process technology and verified by Cadence Design Suite. Both simulation and measurement results verify the functionality of such logic, making it suitable for implementing energy-aware and performance-efficient very-large scale integration (VLSI) circuitry.
机译:在本文中,我们描述了一种利用节能绝热逻辑(EEAL)的节能VEDIC乘法器结构。所提出的乘法器的功耗显着低,因为大多恢复转移到负载电容的能量。所提出的8×8 CMOS和绝热乘法器结构已在TSMC0.18μmCMOS工艺技术中设计,并由Cadence Design Suite验证。仿真和测量结果都验证了这种逻辑的功能,使其适用于实现能量感知和性能有效的非常大规模集成(VLSI)电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号