首页> 外文会议>International Conference on Communication, Information Computing Technology >Low power multiplier architectures using vedic mathematics in 45nm technology for high speed computing
【24h】

Low power multiplier architectures using vedic mathematics in 45nm technology for high speed computing

机译:低功率乘法器架构在45NM技术中使用Vedic数学进行高速计算

获取原文

摘要

Speed and the overall performance of any digital signal processor are largely determined by the efficiency of the multiplier units present within. The use of Vedic mathematics has resulted in significant improvement in the performance of multiplier architectures used for high speed computing. This paper proposes 4-bit and 8-bit multiplier architectures based on Urdhva Tiryakbhyam sutra. These low power designs are realized in 45 nm CMOS Process technology using Cadence EDA tool.
机译:速度和任何数字信号处理器的整体性能主要由存在于内部的乘法器单元的效率决定。 VEDIC数学的使用导致了用于高速计算的乘法器架构的性能的显着改进。 本文提出了基于URDHVA Tiryakbhyam Sutra的4位和8位乘法器架构。 这些低功耗设计在45 nm CMOS工艺技术中使用Cadence EDA工具实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号