首页> 外文会议>Institute of Electrical and Electronics Engineers Northeast Workshop on Circuits and Systems >A 1-V fully differential sample-and-hold circuit using hybrid cascode compensated DTMOS-based folded OTA
【24h】

A 1-V fully differential sample-and-hold circuit using hybrid cascode compensated DTMOS-based folded OTA

机译:一种使用混合Cascode补偿的DTMOS折叠OTA的1-V全差分采样和保持电路

获取原文
获取外文期刊封面目录资料

摘要

This paper presents the design and preliminary results of a sample-and-hold circuit based on a novel implementation of a dynamic threshold MOS (DTMOS) hybrid compensated folded OTA. The heart of this circuit is a new low-voltage fully-differential hybrid cascode compensated DTMOS folded OTA. The use of DTMOS reduces the input/output common mode requirement on the OTA input while hybrid cascode compensation yields to a higher amplification bandwidth compared to the standard Miller and compensation techniques. To overcome input sampling switch limitations imposed by the low supply voltage we make use of a low-voltage low stress and reliable clock signal doubler. Preliminary post-layout simulation results in a 0.18 mum digital CMOS process show that a resolution greater than 8 bits can be obtained with a 1.0 V supply voltage using a 2 MHz clock signal. Further investigations on the performance limit of the proposed method as well as reliability concerns will be performed on the final experimental test chip.
机译:本文介绍了基于动态阈值MOS(DTMOS)混合补偿折叠OTA的新颖实现的采样和保持电路的设计和初步结果。该电路的核心是一种新的低压全差分混合CASCODE补偿DTMOS折叠OTA。使用DTMOS对OTA输入的输入/输出共同模式要求减少了对OTA输入的输入/输出共模要求,而混合级联补偿与标准铣削技术相比,对较高放大带宽产生的,而是与标准铣削技术相比较高。为了克服低电源电压施加的输入采样开关限制,我们利用低压低应力和可靠的时钟信号倍增。初步后布局模拟结果在0.18毫米数字CMOS过程中,可以使用2MHz时钟信号使用1.0V电源电压获得大于8位的分辨率。进一步调查拟议方法的性能限制以及可靠性问题将在最终的实验测试芯片上进行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号