首页> 外文会议>International Conference on Formal Methods in Computer Aided Design >Case study: Integrating FV and DV in the Verification of the Intel#x0AE; Core^{TM} 2 Duo Microprocessor
【24h】

Case study: Integrating FV and DV in the Verification of the Intel#x0AE; Core^{TM} 2 Duo Microprocessor

机译:案例研究:集成Fv和DV在英特尔®核心^ {TM} 2 Duo微处理器的验证中

获取原文

摘要

The ever-growing complexity of Intel® CPUs, together with shortened time-to-market requirements, poses significant challenges for pre-silicon logic verification. To address the increasing verification gap, major improvements to verification practices are required. In Merom, the Intel® Core^{TM} 2 Duo microprocessor, we integrated Formal Verification (FV) with Dynamic Verification (DV) such that FV was also practiced by non-FV experts and replaced some traditional, simulation-based verification activities. This led to both higher productivity and better quality compared to previous projects. In this paper we report on the integration we used, including two examples, results, and future directions.
机译:英特尔®CPU的效果越来越复杂,以及缩短的上市时间需求,对硅逻辑验证进行了重大挑战。为了解决核查差距的增加,需要对核查实践进行重大改进。在Merom,Intel®Core^ {TM} 2 Duo MicroRocescessor,我们通过动态验证(DV)集成了正式验证(FV),使得FV也由非FV专家实施,并取代了一些基于传统的仿真验证活动。与以前的项目相比,这导致了更高的生产率和更好的质量。在本文中,我们报告了我们使用的集成,包括两个示例,结果和未来方向。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号