首页> 外文OA文献 >The design of an asynchronous Tiny RISC TM/TR4101 microprocessor core
【2h】

The design of an asynchronous Tiny RISC TM/TR4101 microprocessor core

机译:异步Tiny RIsC Tm / TR4101微处理器内核的设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents the design of an asynchronous version of the TR4101 embedded microprocessor core developed by LSI Logic Inc. The asynchronous processor, called ARISC, was designed using the same CAD tools and the same standard cell library that was used to implement the TR4101. The paper reports on the design methodology, the architecture, the implementation, and the performance of the ARISC. This includes a comparison with the TR4101, and a detailed breakdown of the power consumption in the ARISC. ARISC is our first attempt at an asynchronous implementation and a number of simplifying decisions were made up front. Throughout the entire design we use four-phase handshaking in combination with a normally opaque latch controller. All logic is implemented using static logic standard cells. Despite this the ARISC performs surprisingly well: In 0.35 μm CMOS performance is 74-123 MIPS depending on the instruction mix, and at 74 MIPS the power efficiency is 635 MIPS/Watt
机译:本文介绍了LSI Logic Inc.开发的TR4101嵌入式微处理器内核的异步版本的设计。异步处理器ARISC的设计使用与实现TR4101相同的CAD工具和相同的标准单元库。该论文报告了ARISC的设计方法,体系结构,实现和性能。其中包括与TR4101的比较,以及ARISC中功耗的详细分类。 ARISC是我们首次尝试异步实现,并且预先做出了许多简化决策。在整个设计中,我们将四阶段握手与通常不透明的闩锁控制器结合使用。所有逻辑都是使用静态逻辑标准单元实现的。尽管如此,ARISC的表现还是出乎意料的好:在0.35μm的CMOS中,取决于指令混合,CMOS性能为74-123 MIPS,而在74 MIPS时,功率效率为635 MIPS / Watt

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号