首页> 外文会议>Global Wireless Summit >A FPGA-based SIFT Architecture for Motion Estimation in Video Coding
【24h】

A FPGA-based SIFT Architecture for Motion Estimation in Video Coding

机译:基于FPGA的视频编码运动估计的SIFT架构

获取原文

摘要

In multi-view video coding (MVC), inter-view and temporal redundancies worsen coding efficiency and video quality, and they are needed to eliminate. Motion Estimation (ME) is a key factor for high quality video coding to reducing complexity. This paper proposes a parallel hardware architecture for computing ME by using scale-invariant feature transform (SIFT). It has advantages over many other algorithms because features that detected are fully invariant to image scaling and rotation. This paper applies Fast Fourier Transform (FFT) to reduce the complexity in SIFT algorithm. SIFT feature is used to matching corresponding point to find the search range. The experimental results shown that the hardware architecture for SIFT algorithm realized fast feature extraction, and reduces the computational load and memory.
机译:在多视图视频编码(MVC)中,视图间和时间冗余恶化编码效率和视频质量,并且需要消除它们。运动估计(ME)是高质量视频编码以降低复杂性的关键因素。本文提出了一种通过使用尺度不变的功能变换(SIFT)来计算ME的并行硬件架构。它具有众多其他算法具有优势,因为检测到的特征是对图像缩放和旋转的完全不变。本文适用快速傅里叶变换(FFT)以降低SIFT算法的复杂性。 SIFT功能用于匹配对应点以查找搜索范围。实验结果表明,用于SIFT算法的硬件架构实现了快速特征提取,并减少了计算负载和存储器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号