首页> 外文会议>International Symposium on Intelligent Systems Technologies and Applications >Performance Analysis and Implementation of Array Multiplier using various Full Adder Designs for DSP Applications: A VLSI Based Approach
【24h】

Performance Analysis and Implementation of Array Multiplier using various Full Adder Designs for DSP Applications: A VLSI Based Approach

机译:使用各种完整加法器设计的阵列乘法器的性能分析与实现DSP应用程序:基于VLSI的方法

获取原文

摘要

Multipliers are the significant arithmetic units which are used in various VLSI and DSP applications. Besides their crucial necessity, Multipliers are also a main source for power dissipation. Hence prior importance must be given to lessen power dissipation in order to satisfy the overall power budget for various digital circuits and systems. Multiplier performance is directly influenced by the adder cells employed, for multipliers designed using adders; therefore power dissipation problem can be solved by exploring and using better adder designs. In this paper various full adder designs are analyzed in terms of delay, power consumption and area, As the adder block is prime concern for array multiplier in order to propose an efficient Multiplier architecture. The design and implementation of full adder cells and multiplier is performed on CADENCE design suite at GPDK 180nm technology. The CMOS, GDI and Optimized full adder design is employed to implement array multiplier.
机译:乘法器是各种VLSI和DSP应用中使用的重要算术单元。除了他们的重要必要性,乘法器也是功耗的主要来源。因此,必须先进行,以减少功耗,以满足各种数字电路和系统的整体电力预算。乘法器性能直接受采用的加法电池,用于使用加法器设计的乘数;因此,通过探索和使用更好的加法器设计可以解决功耗问题。本文在延迟,功耗和面积方面分析了各种完整加法器设计,因为加法器块是阵列乘法器的主要关注,以提出有效的乘法器架构。在GPDK 180NM技术的Cadence Design Suite上对完整加法器单元和乘数的设计和实现。使用CMOS,GDI和优化的全加法器设计来实现阵列乘法器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号