首页> 外文会议>International Conference on Energy Systems and Applications >Design of a high speed and low area latch-based comparator in 90-nm CMOS technology having low offset voltage
【24h】

Design of a high speed and low area latch-based comparator in 90-nm CMOS technology having low offset voltage

机译:高速低电平锁存对比较器的设计,具有低偏移电压的90nm CMOS技术

获取原文

摘要

A comparator is the essential building block of any analog-to-digital circuit. They generally are the decision-making circuits that play a key role in the analog to digital conversion; hence the accuracy and speed are the characteristics that are considered. Dynamic comparators are thus most widely used. This paper puts forth the design of a latch-based comparator which has very less delay, high speed, low area and less offset voltage, in comparison to the conventional comparators. The power dissipation is also less of the proposed circuit. The design and analysis (simulation) has been done using Cadence tool in 90-nm CMOS technology.
机译:比较器是任何模数电路的基本构建块。它们通常是在模数与数字转换中发挥关键作用的决策电路;因此,准确性和速度是所考虑的特征。因此,使用动态比较器最广泛使用。本文与传统比较器相比,提出了基于闩锁基比较器的设计,其具有非常较小的延迟,高速,低区域和较少的偏移电压。功率耗散也较少。提出的电路。设计和分析(仿真)已经在90-NM CMOS技术中使用Cadence工具进行了完成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号