首页> 外文会议>Conference on Advances in Patterning Materials and Processes XXXII >Sustainability and applicability of Spacer-related patterning towards 7nm node
【24h】

Sustainability and applicability of Spacer-related patterning towards 7nm node

机译:与7nm节点的间隔相关图案的可持续性和适用性

获取原文

摘要

Self-aligned multiple patterning technique has enabled the further down scaling through 193 immersion lithography extension. In particular, focus on the logic device scaling, we have finished the verification of patterning technology of up to 10nm node, we will discuss about some patterning technologies that are required to 7nm node. For critical layers in FinFET devices that presume a 1D cell design, there is also a need not just for the scaling of grating patterns but also for pattern cutting process. In 7nm node, cutting number increase in metal or fin layer, and also pattern splitting of contact or via is complicated, so both cost reduction and process controllability including EPE are strongly required. For example, inverse hardmask scheme in metal layer can improve CD variation of the Cu wiring. Furthermore hole pattern shrink technology in contact layer, by the combination with the exposure technique which has k1 0.25 or less, can achieve both cost reduction and reducing the numbers of pitch splitting. This paper presents the possibility of immersion-based multiple patterning techniques for up to 7nm node.
机译:自对准多图案化技术通过193浸入式光刻延伸,使得进一步下降缩放。特别是,专注于逻辑设备缩放,我们已经完成了验证了最多10nm节点的图案化技术,我们将讨论7nm节点所需的一些图案化技术。对于假设1D电池设计的FinFET器件中的临界层,还需要不仅需要光栅图案的缩放,而且还需要用于图案切割过程。在7nm节点中,金属或翅片层的切割数量增加,以及接触或通孔的图案分裂是复杂的,因此强烈需要降低成本和包括EPE的过程可控性。例如,金属层中的逆硬掩模方案可以改善Cu布线的CD变化。此外,通过与具有K10.25或更低的曝光技术的曝光技术的组合进一步孔图案收缩技术可以达到成本降低和降低间距分裂的数量。本文介绍了基于浸没的多个图案化技术的可能性,最多可以提供7nm节点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号