首页> 外文会议>International Conference on Recent Advances in Engineering Computational Sciences >Oversampled Sigma Delta ADC Decimation Filter: Design Techniques, Challenges, Tradeoffs and Optimization
【24h】

Oversampled Sigma Delta ADC Decimation Filter: Design Techniques, Challenges, Tradeoffs and Optimization

机译:过采样Sigma Delta ADC抽取过滤器:设计技术,挑战,权衡和优化

获取原文

摘要

With the rapid developments in the IC technology and signal processing oversampled Sigma Delta (ΣΔ) ADCs have become the absolute choice among the competent data converters due to their efficient architectures and ease of implementation in VLSI technology. Their efficiency lies in the schemes to decrease area, reduce power consumption and ways to improve frequency response without putting any stress on design cost and compatibility factor. They have their own issues which need to be improved or optimized in order to run neck by neck for being compatible for the efficient designs. Decimation filter being the important block in the ΣΔ ADCs needs some improvements in some areas for meeting the demands of an efficient design. This paper presents a brief overview of ΣΔ ADCs, various techniques of decimation filter design and different architectures, design methods, and practical issues, solutions and tradeoffs.
机译:随着IC技术的快速发展和信号处理过采样的Sigma Delta(ΣΔ)ADC由于其有效的架构和VLSI技术的易于实现而成为主管数据转换器的绝对选择。它们的效率在于减少面积的方案,降低功耗和改善频率响应的方法,而不会对设计成本和兼容性因素进行任何压力。他们有自己的问题,需要改进或优化,以便通过颈部圈出颈部,以兼容高效的设计。抽取滤波器是ΣΔADC中的重要块需要某些区域的一些改进,以满足高效设计的需求。本文介绍了ΣΔADC的简要概述,抽取滤波器设计和不同架构,设计方法以及实际问题,解决方案和权衡的各种技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号