首页> 外文会议>IEEE International Conference on RFID-Technology and Applications >Enhanced FM0 decoder for UHF passive RFID readers using duty cycle estimations
【24h】

Enhanced FM0 decoder for UHF passive RFID readers using duty cycle estimations

机译:使用占空比估计,增强了UHF无源RFID读取器的FM0解码器

获取原文

摘要

This paper proposes a novel FM0 decoding technique for EPC Class 1 Generation 2 (Gen 2) UHF RFID readers. The proposed decoder overcomes the limitations of current implementations, which focus on correlation based decoding and require complex synchronization schemes. New rectangular wave symbols are derived from the FM0 stream and mapped to corresponding bit sequences using duty cycle estimations. Since the duty cycle approximated is independent of the received data rate, the proposed decoder is unaffected by the large +/− 22% data rate deviation and can decode the whole data rate range of 40kHz to 640kHz without changing the decoder structure. Furthermore, the characteristics of the rectangular wave symbols allow for early bit error detection prior to CRC computation. The duty cycle based decoder is prototyped on a Xilinx Virtex 5 FPGA and subsequent FPGA utilization data are presented and compared with a correlation-based scheme. BER measurements show that higher performance gains are achieved as the number of samples per symbol used for duty cycle estimations is increased.
机译:本文提出了EPC 1类第2代(Gen 2的)UHF RFID读取器的新颖FM0解码技术。所提出的解码器克服了当前实施方式中的限制,其中重点基于相关的解码,并且需要复杂的同步方案。新的矩形波符号从FM0流导出并且被映射到相应的使用的占空比的估计比特序列。由于近似的占空比是独立于接收到的数据速率的,所提出的解码器是由大+/- 22%的数据速率的偏差的影响,并且不改变译码器的结构为40kHz的整个数据率范围可以解码,以选择640kHz。此外,矩形波的符号的特征允许之前CRC计算早位错误检测。占空比基于解码器的原型上的Xilinx Virtex 5 FPGA和随后的FPGA利用率数据中,并和基于相关性的方案相比。 BER测量结果表明,较高的性能增益被实现为每用于占空比估计符号的样本的数目增大。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号