首页> 外文会议>2011 IEEE International Conference on RFID-Technologies and Applications >Enhanced FM0 decoder for UHF passive RFID readers using duty cycle estimations
【24h】

Enhanced FM0 decoder for UHF passive RFID readers using duty cycle estimations

机译:用于UHF无源RFID阅读器的增强型FM0解码器,使用占空比估算

获取原文

摘要

This paper proposes a novel FM0 decoding technique for EPC Class 1 Generation 2 (Gen 2) UHF RFID readers. The proposed decoder overcomes the limitations of current implementations, which focus on correlation based decoding and require complex synchronization schemes. New rectangular wave symbols are derived from the FM0 stream and mapped to corresponding bit sequences using duty cycle estimations. Since the duty cycle approximated is independent of the received data rate, the proposed decoder is unaffected by the large +/− 22% data rate deviation and can decode the whole data rate range of 40kHz to 640kHz without changing the decoder structure. Furthermore, the characteristics of the rectangular wave symbols allow for early bit error detection prior to CRC computation. The duty cycle based decoder is prototyped on a Xilinx Virtex 5 FPGA and subsequent FPGA utilization data are presented and compared with a correlation-based scheme. BER measurements show that higher performance gains are achieved as the number of samples per symbol used for duty cycle estimations is increased.
机译:本文为EPC 1类第2代(第2代)UHF RFID阅读器提出了一种新颖的FM0解码技术。所提出的解码器克服了当前实现方式的局限性,当前实现方式的局限性集中在基于相关的解码上,并且需要复杂的同步方案。从FM0流中导出新的矩形波符号,并使用占空比估算将其映射到相应的位序列。由于近似的占空比与接收的数据速率无关,因此所提出的解码器不受较大的+/- 22%数据速率偏差的影响,并且可以在不改变解码器结构的情况下对40kHz至640kHz的整个数据速率范围进行解码。此外,矩形波符号的特性允许在CRC计算之前进行早期误码检测。基于占空比的解码器在Xilinx Virtex 5 FPGA上进行原型设计,随后的FPGA使用率数据将被提供,并与基于相关的方案进行比较。 BER测量表明,随着用于占空比估算的每个符号的采样数增加,可以实现更高的性能增益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号