首页> 外文会议>URSI General Assembly and Scientific Symposium >Power optimization with interconnect repeater heat transferance effect
【24h】

Power optimization with interconnect repeater heat transferance effect

机译:电源优化与互连转发器热传输效果

获取原文

摘要

With the development of Integrated Circuit (IC) process, the power of a chip increases dramatically. To improve the power and temperature characteristics of a chip, the method that reduces power by increasing delay is presented in the paper based on the electro-thermal coupling among power, temperature and delay by taking repeater heat transfer effect into consideration. Optimized interconnect length and repeater size are obtained in 45nm process technology by using MATLAB. The simulation results show that the length of optimized interconnect, considering repeaters heat transferred, can be longer by two percent while temperature is lower than no considering. Besides, when the inserted repeater numbers increase on the base of optimization, the temperature of interconnect can be reduced while the chip temperature increase little when the length of interconnect is shorter than 15mm. Low temperature of interconnect can contribute to keeping signal integrity.
机译:随着集成电路(IC)过程的发展,芯片的功率急剧增加。 为了提高芯片的功率和温度特性,通过采取功率,温度和延迟的电热耦合考虑,通过提高电力,温度和延迟来提高延迟来降低功率的方法。 通过使用MATLAB,在45nm工艺技术中获得优化的互连长度和转发器尺寸。 仿真结果表明,考虑到中继器传递的优化互连的长度可以长2%,而温度低于不考虑。 此外,当在优化基极增加时,当互连长度短于15mm时,可以减小互连的温度。 互连的低温可以有助于保持信号完整性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号