【24h】

A 1.2V single supply and low power, CMOS four-quadrant analog multiplier

机译:1.2V单电源和低功耗,CMOS四象限模拟乘法器

获取原文

摘要

In this paper, a new low voltage topology for analog multiplier is presented. The circuit can be used with single low-power supply. The complete circuit has only twelve transistors; therefore, it satisfies the need for compact sub-circuit in analog VLSI systems. The mathematical discussion on the power consumption, total harmonic distortion and other features of the circuit and also simulation results in 0.18µm CMOS technology are presented. The results show 113µW power consumption with 1.2V single supply, 1.1% total harmonic distortion (THD) and 1GHz band-width.
机译:本文介绍了模拟乘法器的新低压拓扑。该电路可与单次低电源一起使用。完整电路仅具有12个晶体管;因此,它满足模拟VLSI系统中对紧凑型子电路的需求。提出了关于电力消耗,总谐波失真等特征的数学探讨,并且仿真结果在0.18μm的CMOS技术中提出。结果显示113μW功耗,具有1.2V的单电源,总谐波失真(THD)和1GHz带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号