首页> 外文会议>International Conference on Electrical Engineering Computing Science and Automatic Control >Offset Reduction in Operational Amplifiers using Floating Gate Technology and LMS Algorithm
【24h】

Offset Reduction in Operational Amplifiers using Floating Gate Technology and LMS Algorithm

机译:使用浮栅技术和LMS算法的运算放大器的偏移减少

获取原文

摘要

An offset reduction technique using floating gate technology and LMS algorithm is presented. Offset reduction in operational amplifiers is achieved by programming two floating gate transistors that form an important part of a single-stage folded casc ode amplifier. Floating-gate transistors were programmed for a minimum offset voltage of ±25μV using 1.2μm CMOS process. Programmed operational amplifiers can be used in continuous-time operation for a long period of time without the need of reprogramming. Experimental results show that LMS algorithm can be used to program efficiently floating-gate transistor in order to reduce offset voltage in operational amplifiers.
机译:介绍了使用浮栅技术和LMS算法的偏移还原技术。通过编程两个浮栅晶体管来实现运算放大器的偏移量,该浮栅晶体管形成形成单级折叠CASC颂歌放大器的重要部分。使用1.2μmCMOS工艺对浮栅晶体管进行编程为±25μV的最小偏移电压。编程的运算放大器可在连续时间运行中长时间使用,而无需重新编程。实验结果表明,LMS算法可用于编程有效的浮动栅极晶体管,以减少运算放大器中的偏移电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号