首页> 外文会议>2011 8th International Conference on Electrical Engineering, Computing Science and Automatic Control >Offset reduction in operational amplifiers using floating gate technology and LMS algorithm
【24h】

Offset reduction in operational amplifiers using floating gate technology and LMS algorithm

机译:使用浮栅技术和LMS算法减少运算放大器的失调

获取原文

摘要

An offset reduction technique using floating gate technology and LMS algorithm is presented. Offset reduction in operational amplifiers is achieved by programming two floating gate transistors that form an important part of a single-stage folded cascode amplifier. Floating-gate transistors were programmed for a minimum offset voltage of ±25µV using 1.2µm CMOS process. Programmed operational amplifiers can be used in continuous-time operation for a long period of time without the need of reprogramming. Experimental results show that LMS algorithm can be used to program efficiently floating-gate transistor in order to reduce offset voltage in operational amplifiers.
机译:提出了一种采用浮栅技术和LMS算法的失调减少技术。通过对构成单级折叠共源共栅放大器的重要部分的两个浮栅晶体管进行编程,可以减少运算放大器的失调。使用1.2µm CMOS工艺对浮栅晶体管进行编程,使其最小偏移电压为±25µV。编程的运算放大器可以长时间连续使用,而无需重新编程。实验结果表明,LMS算法可用于有效地编程浮栅晶体管,以降低运算放大器中的失调电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号