首页> 外文会议>Conference on VLSI circuits and systems IV >Analysis of Current Transients in SRAM Memories for Single Event Upset Detection
【24h】

Analysis of Current Transients in SRAM Memories for Single Event Upset Detection

机译:单次事件镦粗检测SRAM存储器中电流瞬变分析

获取原文

摘要

Soft errors resulting from the impact of charged particles are emerging as a major issue in the design of reliable circuits at deep sub-micron dimensions even at ground level. To face this challenge, a designer must dispose of a variety of mitigation schemes adapted to their specific design constraints. Built In Current Sensors have been proposed as a detection scheme for single event upsets in SRAM. In this paper, Power-Bus current transients in SRAM memories for Single Event Upset Detection have been analyzed in a 65nm CMOS technology. The different types of current roles which are applied during the simulation is discussed. The results show the important contribution of leakage currents in the response of the memory cell to an external event.
机译:由于带电粒子的影响而产生的软误差是在深度阶段的深层微米尺寸下设计的主要问题。要面对这一挑战,设计师必须处理适用于其特定设计限制的各种缓解方案。已经提出了内置当前传感器作为SRAM中的单个事件upsets的检测方案。在本文中,在65nm CMOS技术中分析了单事件镦粗检测的SRAM存储器中的功率总线电流瞬变。讨论了在模拟期间应用的不同类型的当前角色。结果显示了泄漏电流在存储器单元响应到外部事件的重要贡献。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号