首页> 外文会议>IEEE International Conference of Electron Devices and Solid-State Circuits >Design and implementation of a modified high performance and low power CIC interpolation filter
【24h】

Design and implementation of a modified high performance and low power CIC interpolation filter

机译:改进的高性能和低功耗CIC插值滤波器的设计与实现

获取原文

摘要

This paper presents a modified cascaded integral comb (CIC) interpolation filter in order to improve filter characteristics and reduce power consumption at the same time. The modified CIC interpolation filter is a two-stage multiplier-less CIC-based interpolator. The first stage is a cascaded CIC filter whereas the second stage is a cascaded CIC filter and a second-order compensator. In an effort to reduce power consumption, the poly-phase decomposition and no-recursive algorithm is used when the modified filter is implemented. Simulation and synthesis results indicate that the stop-band attenuation is up to 137.7 dB and the pass-band drop is only 0.0003 dB with the filter interpolation factor 16. Working at 50 MHz clock frequency, the filter can reduce the power consumption of 16.78%. This new interpolator is implemented on Altera Cyclone III EP3C10E144C8 FPGA.
机译:本文介绍了改进的级联积分梳(CIC)插值滤波器,以提高滤波器特性并同时降低功耗。修改的CIC插值滤波器是一种两级乘法器基于CIC的内插器。第一级是级联CIC滤波器,而第二级是级联CIC滤波器和二阶补偿器。为了降低功耗,在实现修改过滤器时使用多相分解和无递归算法。仿真和合成结果表明,止动带衰减高达137.7 dB,通过滤波器插值系数16的通带下降仅为0.0003 dB。在50 MHz时钟频率下工作,过滤器可以降低16.78%的功耗。这种新的内插器在Altera Cyclone III EP3C10144C8 FPGA上实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号