首页> 外文会议>Quality of Electronic Design Quality of Electronic Design >Power estimation methodology for a high-level synthesis framework
【24h】

Power estimation methodology for a high-level synthesis framework

机译:高级合成框架的功率估计方法

获取原文

摘要

As adoption of system-level hardware design is increasing in industry and academia, accurate power estimation at this level is becoming important. In this paper, we present a system-level power estimation methodology, which is based on a high-level synthesis framework and supports sufficiently accurate power estimation of hardware designs at the systemlevel. For early and accurate power estimation, the proposed methodology utilizes register transfer level (RTL) probabilistic power estimation technique controlled by the system-level simulation. Furthermore, our methodology does not require a designer to move to the traditional RTL power estimation methodology, thus facilitating easy and early power analysis and aiding the cause of adoption of system-level design practices in ASIC design flow. This paper provides detailed description of our methodology including tools used, algorithm for extracting activity from system-level value change dump and finally mapping this information for RTL power estimation. We show the usefulness of our approach by performing power estimation on synthesizable cycle-accurate transaction-level (CATL) design models of reasonable complexity such as prototype processor model (VeSPA processor), universal asynchronous receiver and transmitter (UART), FFT filter, etc. We demonstrate our methodology through industry standard EDA tools used in the ASIC design flow and show that the loss in accuracy for the proposed approach with respect to the state-of-the-art RTL power estimation techniques ranges from 3??9%. The speed up gained using our approach is upto 12 times more than RTL simulation based power estimation approach.
机译:由于采用了系统级硬件设计,在工业和学术界正在增加,这种级别的准确功率估计变得重要。在本文中,我们提出了一种系统级功率估计方法,其基于高级合成框架,并支持Systemlevel的硬件设计的足够准确的功率估计。对于早期和准确的功率估计,所提出的方法利用由系统级仿真控制的寄存器传输级(RTL)概率估计技术。此外,我们的方法不需要设计师移动到传统的RTL功率估计方法,从而促进了简单和早期的功率分析,并帮助在ASIC设计流中采用系统级设计实践的原因。本文提供了对我们的方法的详细描述,包括使用的工具,用于从系统级值更改转储中提取活动的算法,最后映射此信息以进行RTL功率估计。我们通过对合成复杂性的合成复杂性的合成循环准确的交易级(CATL)设计模型执行功率估计,展示了我们方法的有用性。如原型处理器模型(Vespa处理器),通用异步接收器和发射器(UART),FFT滤波器等。我们通过在ASIC设计流程中使用的工业标准EDA工具来展示我们的方法,并表明所提出的方法对最先进的RTL功率估算技术的准确性损失范围为3 ?? 9%。使用我们的方法获得的加速度比基于RTL仿真的功率估计方法高达12倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号