首页> 外文会议>Quality of Electronic Design Quality of Electronic Design >Switch level optimization of digital CMOS gate networks
【24h】

Switch level optimization of digital CMOS gate networks

机译:数字CMOS门网络的开关级优化

获取原文

摘要

This paper presents a comprehensive investigation of how transistor level optimizations can be used to increase design quality of CMOS logic gate networks. Different properties of transistor networks are used to explain features and limitations of different methods. We describe which figures of merit, including the logical effort, affect the design quality of cell transistor networks. Further, we compare six different approaches that generate transistor networks, including two with guaranteed theoretical minimum length transistor chains. This comparison shows that minimum length chains reduce the logical effort of the networks.
机译:本文介绍了晶体管级优化如何用于提高CMOS逻辑门网络的设计质量的全面调查。晶体管网络的不同特性用于解释不同方法的特征和限制。我们描述了哪些优点,包括逻辑工作,影响单元晶体管网络的设计质量。此外,我们比较六种不同的方法,该方法产生晶体管网络,包括两个具有保证的理论最小长度晶体管链。此比较表明,最小长度链可降低网络的逻辑工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号