首页> 外文会议>Quality of Electronic Design Quality of Electronic Design >Power aware placement for FPGAs with dual supply voltages
【24h】

Power aware placement for FPGAs with dual supply voltages

机译:具有双电源电压的FPGA的动力感知放置

获取原文

摘要

Usage of multiple supply voltages has raised new design challenges in IC design. We focus on the problem of power aware placement when dual supply voltages provide two high performance and low power working modes on each FPGA tile. To meet timing constrains, all logic elements within a tile need to work in the high performance mode when at least one element within that tile has tight timing requirements. To save more energy, we propose a placement flow that enables more tiles and logic elements to work in the low power mode. We start with an initial placement that provides coarse timing requirements. A heuristic algorithm is proposed to select a subset of tiles to host critical elements. Considering the candidate hosts, a set of movements are generated and those with least cost overheads are accepted. We also introduce ??saving ratio?? as a new metric for measuring quality of MSV-based power aware placement algorithms. Our proposed placement flow improves both the static and dynamic power consumption by about 4.5% which translates into an improvement in the saving ratio by 20.25%.
机译:多种电源电压的使用在IC设计中提高了新的设计挑战。当双电源电压提供两个高性能和低功耗工作模式时,我们专注于功率感知放置的问题。为了满足时序约束,在图块中的至少一个元素具有严格的定时要求时,瓷砖内的所有逻辑元素都需要在高性能模式下工作。为了节省更多能量,我们提出了一个放置流,使得更多的瓷砖和逻辑元素能够以低功耗模式工作。我们从提供粗略定时要求的初始展示位置开始。提出了一种启发式算法来选择要托管关键元素的图块子集。考虑到候选主机,生成一组动作,并且接受具有最低成本开销的运动。我们还介绍了储蓄比率?作为测量基于MSV的功率感知放置算法的质量的新度量。我们所提出的放置流程将静态和动态功耗提高约4.5%,这转化为节约率提高20.25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号