首页> 外文会议>International Workshop on Reconfigurable Computing >Physical Design of FPGA Interconnect to Prevent Information Leakage
【24h】

Physical Design of FPGA Interconnect to Prevent Information Leakage

机译:FPGA互连的物理设计,防止信息泄漏

获取原文

摘要

In this article we discuss dual/multi-rail routing techniques in an island style FPGA for robustness against side-channel attacks. We present a technique to achieve dual-rail routing balanced in both timing and power consumption with the traditional subset switchbox. Secondly, we propose two switchboxes (namely: Twist-on-Turn & Twist-Always) to route every dual/multi-rail signal in twisted pairs, which can deter electromagnetic attacks. These novel switchboxes can also be balanced in power consumption albeit with some added cost. We present a layout with pre-placed switches and pre-routed balanced wires and extraction statistics about the expected balance. As conclusion, we discuss various overheads associated with these techniques and possible improvements.
机译:在本文中,我们讨论了岛式FPGA中的双轨道路由技术,以防止侧通道攻击。我们介绍了一种在与传统的子集交换机箱中的定时和功耗平衡的双轨路由。其次,我们提出了两个SwitchBoxes(即:扭曲旋转和扭转),以将每个双/多轨信号进行双重/多轨信号,可以阻止电磁攻击。这些新颖的开关箱也可以在功耗中平衡,尽管具有一些增加的成本。我们提出了一个具有预先放置的开关和预路由平衡线的布局和关于预期平衡的提取统计。总之,我们讨论了与这些技术相关的各种开销和可能的改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号