首页> 外文会议>International Conference on Networked Computing and Advanced Information Management >A FPGA-Based Dual-Pixel Processing Pipelined Hardware Accelerator for Feature Point Detection Part in SIFT
【24h】

A FPGA-Based Dual-Pixel Processing Pipelined Hardware Accelerator for Feature Point Detection Part in SIFT

机译:基于FPGA的双像素处理流水线硬件加速器,用于筛选的特征点检测部分

获取原文
获取外文期刊封面目录资料

摘要

SIFT is regarded as one of the most powerful feature point detection algorithms in the world. The feature point detection part, allocating final positions of all feature points, majorly defines the accuracy and stability of the whole system. In this paper, we propose an FPGA-implementable hardware accelerator for this part. By introducing dual-pixel processing and the 3-stage-interpolation pipelined architecture with use of dual-port DDR2 memory access, we achieve to further improve process speed, meanwhile keeping high accuracy. By experiment, our system proves to reach Max Clock Frequency of 145.0 MHz, processing up to 40 VGA images including memory operations. Compared with conventional work, hardware cost is slightly increased as trade-off for accelerated speed. High efficiency as 98.72% and high cover rate as 92.85% is kept by our proposal. Our proposal is suitable as a real-time SIFT system structure.
机译:SIFT被视为世界上最强大的特征点检测算法之一。特征点检测部分,分配所有特征点的最终位置,主要定义整个系统的精度和稳定性。在本文中,我们提出了该部分的FPGA可实现的硬件加速器。通过使用双端口DDR2存储器访问引入双像素处理和3级插值流水线架构,我们实现进一步提高过程速度,同时保持高精度。通过实验,我们的系统证明达到最大时钟频率为145.0 MHz,加工高达40 VGA图像,包括内存操作。与传统工作相比,硬件成本略有增加,因为加速速度的权衡。为92.85%的高效率为98.72%,达到92.85%的提案。我们的提案适合作为实时筛选系统结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号