首页> 外文会议>Conference on VLSI Circuits and Systems >Flexible and low power binary-tree current mode min/max nonlinear filters realized in CMOS technology
【24h】

Flexible and low power binary-tree current mode min/max nonlinear filters realized in CMOS technology

机译:CMOS技术中实现灵活且低功耗二进制电流模式MIN / MAX非线性滤波器

获取原文

摘要

In this paper we present current mode, programmable, binary tree MIN/MAX filters designed for nonlinear data processing. Proposed circuits can be used in image filtration, to realize operations such as erosion or dilatation that are useful in noise reduction or correction of objects in the images. Two kinds of filters are proposed. The first one has been designed for 1-dimensional (1-D) signal processing. Samples of the input signal are being stored in the circular analog delay line. Each sample remains on its fixed position in the delay line as long as is overwritten by the new sample after number of clock phases that is equal to the filter order N. As a result, only one analog delay element is updated with every new signal sample. This minimizes both the power dissipation and errors that in other types of filter structures are associated with data rewriting. The 2-D filters proposed in this paper are the natural extension of 1-D filters. These filters have been realized as universal 2-D structures, which can be easily reprogrammed to perform various nonlinear operations. The experimental 2-D image processor with 64 inputs (8x8 cluster) has been designed in CMOS 0.18μm technology and successfully tested in HSPICE simulations. Designed circuit enables parallel calculation of 64 pixels with the rate that is equal to 500 thousands image frames per second, dissipating power about 20 μW. Resultant data rate is therefore equal to 32 MSamples/s and energy consumed per one calculated pixel is about 1 pJ.
机译:在本文中,我们呈现当前模式,可编程的二叉树MIN / MAX滤波器,用于非线性数据处理。所提出的电路可用于图像过滤,实现可用于减少图像的噪声或扩张的操作或对图像中的对象的校正。提出了两种过滤器。第一个设计用于1维(1-D)信号处理。输入信号的样本被存储在圆形模拟延迟线中。每个样本在延迟线中保持在延迟线中的固定位置,只要被新的样本覆盖,即在滤波器顺序N等于滤波器阶N.结果,每个新的信号样本都只更新一个模拟延迟元件。这最大限度地减少了在其他类型的滤波器结构中的功耗和错误与数据重写相关联。本文提出的2-D滤波器是1-D滤波器的自然延伸。这些滤波器已被实现为通用的2-D结构,可以易于编程以执行各种非线性操作。具有64个输入(8x8集群)的实验性2-D图像处理器已在CMOS0.18μm技术中设计,并在HSPICE模拟中成功测试。设计电路使得平行计算64像素的速率等于每秒等于500万的图像帧,耗散大约20μW的功率。因此,所得到的数据速率等于32毫念头和每一个计算的像素消耗的能量约为1pj。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号