首页> 外文会议>VLSI Circuits and Systems III; Proceedings of SPIE-The International Society for Optical Engineering; vol.6590 >Flexible and Low Power Binary-Tree Current Mode Min/Max Nonlinear Filters Realized in CMOS Technology
【24h】

Flexible and Low Power Binary-Tree Current Mode Min/Max Nonlinear Filters Realized in CMOS Technology

机译:CMOS技术实现的灵活的低功耗二叉树电流模式最小/最大非线性滤波器

获取原文
获取原文并翻译 | 示例

摘要

In this paper we present current mode, programmable, binary tree MIN/MAX filters designed for nonlinear data processing. Proposed circuits can be used in image filtration, to realize operations such as erosion or dilatation that are useful in noise reduction or correction of objects in the images. Two kinds of filters are proposed. The first one has been designed for 1-dimensional (1-D) signal processing. Samples of the input signal are being stored in the circular analog delay line. Each sample remains on its fixed position in the delay line as long as is overwritten by the new sample after number of clock phases that is equal to the filter order N. As a result, only one analog delay element is updated with every new signal sample. This minimizes both the power dissipation and errors that in other types of filter structures are associated with data rewriting. The 2-D filters proposed in this paper are the natural extension of 1-D filters. These filters have been realized as universal 2-D structures, which can be easily reprogrammed to perform various nonlinear operations. The experimental 2-D image processor with 64 inputs (8×8 cluster) has been designed in CMOS 0.18μm technology and successfully tested in HSPICE simulations. Designed circuit enables parallel calculation of 64 pixels with the rate that is equal to 500 thousands image frames per second, dissipating power about 20 μW. Resultant data rate is therefore equal to 32 MSamples/s and energy consumed per one calculated pixel is about 1 pJ.
机译:在本文中,我们介绍了专为非线性数据处理而设计的当前模式,可编程二叉树MIN / MAX滤波器。所提出的电路可以用于图像过滤中,以实现诸如腐蚀或膨胀之类的操作,这些操作可用于减少噪声或校正图像中的对象。提出了两种滤波器。第一个设计用于一维(1-D)信号处理。输入信号的样本存储在圆形模拟延迟线中。只要在等于滤波器阶数N的时钟相位数之后被新样本覆盖,每个样本都将保留在延迟线上的固定位置。结果,每个新信号样本仅更新了一个模拟延迟元件。这样可以将功耗和其他类型的滤波器结构中与数据重写相关的误差降至最低。本文提出的2-D滤波器是1-D滤波器的自然扩展。这些滤波器已实现为通用二维结构,可以轻松地对其进行重新编程以执行各种非线性运算。具有64个输入(8×8簇)的实验2D图像处理器已采用CMOS0.18μm技术进行了设计,并已在HSPICE仿真中成功进行了测试。设计的电路能够以等于每秒50万个图像帧的速率并行计算64个像素,耗散功率约20μW。因此,结果数据速率等于32 MSamples / s,每计算一个像素消耗的能量约为1 pJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号