首页> 外文会议>IEEE Region 5 Technical Conference >Implementation of Static and Semi-Static Versions of a Bit-Wise Pipelined Dual-Rail NCL 2{sup}s Complement Multiplier
【24h】

Implementation of Static and Semi-Static Versions of a Bit-Wise Pipelined Dual-Rail NCL 2{sup}s Complement Multiplier

机译:比特式流水线双轨NCL 2 {SUP}补体乘法器的静态和半静态版本的实现

获取原文

摘要

This paper focuses on implementing a 2{sup}s complement 8×8 dual-rail bit-wise pipelined multiplier using the asynchronous NULL Convention Logic (NCL) paradigm. The design utilizes a Wallace tree for partial product summation, and is implemented and simulated in VHDL, the transistor level, and the physical level, using a 1.8V 0.18μm TSMC CMOS process. The multiplier is realized using both static and semi-static versions of the NCL gates; and these two implementations are compared in terms of area, power, and speed.
机译:本文侧重于使用异步空约定逻辑(NCL)范例实现2 {Sup} S补充8×8双轨比特管道流水线流水线流水线。该设计利用WALLACE树进行部分产品求和,并在VHDL,晶体管电平和物理水平中实现和模拟,使用1.8V0.18μmTSMC CMOS工艺。使用NCL门的静态和半静态版本实现乘数;在面积,功率和速度方面比较这两种实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号