首页> 外文会议>International Conference on Dependability of Computer Systems >Fault-Masking Capabilities of Basic Circuit Structures
【24h】

Fault-Masking Capabilities of Basic Circuit Structures

机译:基本电路结构的故障屏蔽功能

获取原文

摘要

In this work, we present a theoretical model, which allows computing the effective fault rate of basic, regular circuit structures by paper and pencil. It therefore is possible to compute the masking capabilities of a circuit in the modeling phase - before the circuit is implemented. It furthermore allows calculating how much a fault can propagate within a circuit, may it be transient or permanent. The result is the maximal vulnerability of a circuit on gate-level. As an example, we take addition, since it is an essential operation in nearly every computing system. Over the years, many different methods with different minimum constraints concerning area and time have been developed. Parallel prefix adders are very regular in their structure, so that their vulnerability can be easily computed. The result of the exemplary examination is a ranking concerning the masking capabilities of such adders.
机译:在这项工作中,我们提出了一个理论模型,允许通过纸张和铅笔计算基本常规电路结构的有效故障率。因此,在实现电路之前,可以计算建模阶段中的电路的屏蔽能力。此外,它允许计算故障可以在电路内传播多少,可能是瞬态还是永久性。结果是栅极级电路的最大漏洞。作为一个例子,我们添加了,因为它是几乎每个计算系统的基本操作。多年来,已经开发了许多具有不同区域和时间的最低限制的不同方法。并行前缀添加剂在其结构中非常常规,因此可以轻松计算其漏洞。示例性检查的结果是关于这种添加剂的掩蔽能力的排名。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号