首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >SPEED: synthesis of high-performance large scale analog/mixed signal circuit
【24h】

SPEED: synthesis of high-performance large scale analog/mixed signal circuit

机译:速度:高性能大规模模拟/混合信号电路的合成

获取原文

摘要

Simulation-based cell level analog synthesis tools have been successfully proven by chip fabrication. Application of these synthesis approaches to larger circuits with high accuracy has been difficult due to two limitations: 1) large design space, 2) long simulation time. This paper addresses these limitations using a systematic methodology SPEED, simulation plus equation-based synthesis, to size the first two multiplying and sub-DAC stages in a 13-bit 40-MSample/s pipelined analog to digital converter for minimum power consumption. The resulting chip, which had a measured signal to noise ratio of 73.8dB and consumed 364mW @ 3.3V proves the efficacy of the proposed synthesis approach.
机译:通过芯片制造成功证明了基于仿真的细胞级模拟合成工具。由于两个限制,这些合成方法对具有高精度的更大电路的应用较大:1)设计空间大,模拟时间长。本文通过系统方法速度,模拟加等式的合成来解决这些限制,以13位40-MSample / S流水线模拟到数字转换器中的前两个乘法和子DAC级的尺寸,以实现最小功耗。得到的芯片,其具有73.8dB的测量比率为73.8dB和364mW @ 3.3V的噪声比证明了所提出的合成方法的功效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号