首页> 外文会议>IEEE Region 10 Conference on Analog and Digital Techniques in Electrical Engineering >A monolithic 622 Mb/S half rate clock and data recovery circuit utilizing a novel linear phase detector
【24h】

A monolithic 622 Mb/S half rate clock and data recovery circuit utilizing a novel linear phase detector

机译:一种单片622 MB / S半速率时钟和利用新型线性相位检测器的数据恢复电路

获取原文

摘要

Clock and data recovery (CDR) circuits are crucial components in high speed transceivers. In order to ensure synchronization between data and clock in the most economic way, clock information is embedded into the transmitted data stream. The function of the CDR circuit is to determine not only the frequency at which the incoming signal needs to be sampled, but also the optimal choice of the sampling instant within each symbol interval. This paper discusses the CDR architecture, circuit design and verification of a half-rate clock and data recovery circuit utilizing a proposed new linear phase detector for serial interfaces operating at OC-12/STM-4 data rate, which is 622 Mb/s. The phase detector gain, Kpd is 156 /spl mu/A and the VCO gain, Kvco is 150 MHz/V. This circuit exhibits a BER of 10/sup -8/ and with a power dissipation of less than 25 mW. Design is based upon 0.35 /spl mu/m CMOS fabrication technology with 3.3 V operating voltage.
机译:时钟和数据恢复(CDR)电路是高速收发器中的重要组件。为了以最经济的方式确保数据和时钟之间的同步,将时钟信息嵌入到发送的数据流中。 CDR电路的功能不仅可以确定输入信号需要采样的频率,还可以确定每个符号间隔内采样瞬间的最佳选择。本文讨论了利用AC-12 / STM-4数据速率运行的串行接口的建议新的线性相位检测器的半速率时钟和数据恢复电路的CDR架构,电路设计和验证,这是622 MB / s的串行接口。相位检测器增益,KPD为156 / SPL MU / A和VCO增益,KVCO为150 MHz / v。该电路呈现10 / SUP-8 /且功耗小于25兆瓦的BER。设计基于0.35 / SPL MU / M CMOS制造技术,具有3.3V的工作电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号