首页> 外文会议> >A monolithic 622 Mb/S half rate clock and data recovery circuit utilizing a novel linear phase detector
【24h】

A monolithic 622 Mb/S half rate clock and data recovery circuit utilizing a novel linear phase detector

机译:利用新型线性相位检测器的单片622 Mb / S半速率时钟和数据恢复电路

获取原文

摘要

Clock and data recovery (CDR) circuits are crucial components in high speed transceivers. In order to ensure synchronization between data and clock in the most economic way, clock information is embedded into the transmitted data stream. The function of the CDR circuit is to determine not only the frequency at which the incoming signal needs to be sampled, but also the optimal choice of the sampling instant within each symbol interval. This paper discusses the CDR architecture, circuit design and verification of a half-rate clock and data recovery circuit utilizing a proposed new linear phase detector for serial interfaces operating at OC-12/STM-4 data rate, which is 622 Mb/s. The phase detector gain, Kpd is 156 /spl mu/A and the VCO gain, Kvco is 150 MHz/V. This circuit exhibits a BER of 10/sup -8/ and with a power dissipation of less than 25 mW. Design is based upon 0.35 /spl mu/m CMOS fabrication technology with 3.3 V operating voltage.
机译:时钟和数据恢复(CDR)电路是高速收发器中的关键组件。为了以最经济的方式确保数据和时钟之间的同步,将时钟信息嵌入到传输的数据流中。 CDR电路的功能不仅是确定需要对输入信号进行采样的频率,而且还要确定每个符号间隔内采样时刻的最佳选择。本文讨论了CDR体系结构,半速率时钟和数据恢复电路的CDR架构,电路设计以及验证,其中采用了针对OC-12 / STM-4数据速率(622 Mb / s)工作的串行接口的新型线性相位检测器。鉴相器增益Kpd为156 / spl mu / A,VCO增益Kvco为150 MHz / V。该电路的BER为10 / sup -8 /,功耗小于25 mW。设计基于具有3.3 V工作电压的0.35 / spl mu / m CMOS制造技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号