【24h】

A New VLSI Implementation of the AES Algorithm

机译:AES算法的新VLSI实现

获取原文
获取外文期刊封面目录资料

摘要

In this paper, a new VLSI implementation of the AES (Rijndael) algorithm is described. With some proposed techniques, an optimized structure of the cipher is presented and optimizations of the algorithm's encrypt/decrypt layers are discussed. The implementation is described in Verilog, synthesized by Synopsys tools and placed/routed by Cadence tools with 0.35 standard cell library. A simulation result shows that the core area of the chip is less than 8 mm{sup}2 which contains 113302 transistors and it can encrypt data at 66Mhz with a 844 Mbps throughput, while decrypt data at 55Mhz with a 704 Mbps throughput.
机译:在本文中,描述了AES(Rijndael)算法的新VLSI实现。利用一些提出的技术,展示了密码的优化结构,并讨论了算法的加密/解密层的优化。该实现在Verilog中描述,由Synopsys工具合成,并由Cadence Tools与0.35标准单元库放置/路由。仿真结果表明,芯片的核心区域小于8 mm {sup} 2,其中包含113302个晶体管,它可以以844 Mbps吞吐量加密76MHz的数据,同时使用704 Mbps吞吐量的55MHz的数据解密。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号