首页> 外文会议>ECS Meeting >Use of Polymer Liners for 3D-WLP TSVs: Process, Reliability and Cost
【24h】

Use of Polymer Liners for 3D-WLP TSVs: Process, Reliability and Cost

机译:用于3D-WLP TSV的聚合物衬里:工艺,可靠性和成本

获取原文
获取外文期刊封面目录资料

摘要

Imec has developed 3D-WLP TSVs for the last 3 years using either CVD deposited or spin-on applied dielectric polymers as liner isolation. Three types of TSVs in either 100 or 50 μm thick Si wafers are fabricated based on thinning first, via last approach where 3D interconnects are implemented on the backside of thinned IC fabricated device wafers. A 3-mask process sequence is implemented for fabrication of all TSV types, however, the process flow and the Si thickness are different for each one of them. All processes employed in the fabrication of the TSVs are performed at low temperature (<200 °C) for post CMOS compatibility. The test vehicle used to develop the TSV technologies includes via daisy chains of various lengths connecting different number of vias to determine the TSV resistance and yield. We summarize in this paper the key aspects of the three types of TSVs in terms of the fabrication, electrical characterization, and reliability; and we present the cost comparison of these TSVs.
机译:IMEC使用CVD沉积或旋转应用介电聚合物作为衬里隔离,开发了3D-WLP TSV。在100或50μm厚的Si晶片中首先通过最后的方法制造100或50μm厚的Si晶片中的三种TSV,其中3D互连在稀释的IC制造的装置晶片的背面上实现了3D互连。实现了3掩模处理序列以制造所有TSV类型,然而,对于它们中的每一个,处理流程和Si厚度不同。在低温(<200℃)中,在低温(<200℃)中,用于后CMOS相容性的所有方法。用于开发TSV技术的测试车辆包括通过连接不同数量的通孔的各种长度的菊花链来确定TSV电阻和产量。我们总结了本文在制造,电学表征和可靠性方面三种TSV的关键方面;我们提出了这些TSV的成本比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号