首页> 外文会议>Automation and Test in Europe Conference and Exhibition >Cost-performance trade-offs in networks on chip: a simulation-based approach
【24h】

Cost-performance trade-offs in networks on chip: a simulation-based approach

机译:芯片网络中的成本性能权衡:基于模拟的方法

获取原文

摘要

A challenge facing designers of systems on chip (SoC) containing networks on chip (NoC) is to find NoC instances that balance the cost (e.g. area) and performance (e.g. latency and throughput). In this paper we present a simulation-based approach to address this problem. We use XML to instantiate network components (routers, network interfaces) and their composition. NoCs are evaluated in terms of cost and performance by sweeping over different parameters (e.g. network topology, network interface queue depth). We then show, how we can obtain trade-off plots by using the results obtained with our simulation environment. Finally, by means of two examples we illustrate how trade-off plots can help the NoC designers in selecting the right network based on a set of different constraints.
机译:芯片上芯片(SOC)的系统设计人员面临的挑战是芯片(NOC)的网络(SOC)是找到平衡成本(例如区域)和性能的NOC实例(例如延迟和吞吐量)。在本文中,我们提出了一种基于模拟的方法来解决这个问题。我们使用XML来实例化网络组件(路由器,网络接口)及其构图。通过扫过不同参数(例如,网络拓扑,网络接口队列深度),在成本和性能方面评估NOC。然后我们展示,我们如何通过使用我们的模拟环境获得的结果来获得权衡绘图。最后,通过两个示例,我们说明了折衷的曲线如何帮助NoC设计人员根据一组不同的约束选择合适的网络。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号