首页> 外文会议>Automation and Test in Europe Conference and Exhibition >Digital background gain error correction in pipeline ADCs
【24h】

Digital background gain error correction in pipeline ADCs

机译:数字背景在管道ADC中获得纠错

获取原文

摘要

This paper presents a new digital technique for background calibration of gain errors in pipeline ADCs. The proposed algorithm estimates and corrects both the MDAC gain error of the stage under calibration and the global gain error associated to the uncalibrated stages without interruption of the conversion and without reduction of the dynamic rate. It is based on the use of a stage with two input-output characteristics, depending on the value of a digital noise signal.
机译:本文提出了一种新的数字技术,用于管道ADC中增益误差的背景校准。所提出的算法估计并校正校准下阶段的MDAC增益误差和与未校准阶段相关的全局增益误差而不会中断转换,而不会降低动态速率。它根据使用两个输入输出特性的阶段,具体取决于数字噪声信号的值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号