首页> 外文会议>Automation and Test in Europe Conference and Exhibition >A new self-checking sum-bit duplicated carry-select adder
【24h】

A new self-checking sum-bit duplicated carry-select adder

机译:一个新的自检和钻头重复携带选择加法器

获取原文

摘要

In this paper the first code-disjoint totally self-checking carry-select adder is proposed. The adder blocks are fast ripple adders with a single NAND-gate delay for carry-propagation per cell. In every adder block both the sum-bits and the corresponding inverted sum-bits are simultaneously implemented. The parity of the input operands is checked against the XOR-sum of the propagate signals. For 64 bits area and maximal delay are determined by the SYNOPSYS CAD tool of the EUROCHIP project. Compared to a 64 bit carry-select adder without error detection the delay of the most significant sum-bit does not increase. The area is 170% of a 64 bit carry-select adder (without error detection and not code-disjoint).
机译:在本文中,提出了第一码脱节完全自检携带选择加法器。加法器块是快速纹波加法器,每个单元具有单个NAND栅极延迟,每个单元传播。在每个加法器中,同时实现SUM比特和相应的反相SUM比特。针对传播信号的XOR-SUM检查输入操作数的奇偶校验。对于64位区域和最大延迟由Eurochip项目的Synopsys CAD工具确定。与64位携带选择加法器相比,没有错误检测,最重要的总和位的延迟不会增加。该区域为64位携带选择加法器的170%(没有错误检测而不是代码不相交)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号