首页> 外文会议>Automation and Test in Europe Conference and Exhibition >Design for testability method for CML digital circuits
【24h】

Design for testability method for CML digital circuits

机译:CML数字电路可测试方法设计

获取原文

摘要

This paper presents a new Design for Testability (DFT) technique for Current-Mode Logic (CML) circuits. This new technique, with little overhead, using built-in detectors, monitors all gate output swings and flags all abnormal voltage excursions. These detectors cover classes of faults that cannot be tested by stuck-at testing methods only. Circuit simulations have shown that abnormal gate output excursions caused by the presence of a defect are common with CML. We also show that this technique works well below "at-speed" frequencies. Finally, variants of the built-in detectors with reduced area overhead are proposed.
机译:本文为电流模式逻辑(CML)电路提供了一种新的可测试性(DFT)技术设计。这种新技术,使用内置探测器的开销很少,监控所有门输出摇摆并标记所有异常电压偏移。这些探测器涵盖了仅通过卡住的测试方法无法测试的故障类。电路模拟表明,由于存在缺陷而导致的异常栅极输出偏移与CML常见。我们还表明,该技术均良好地低于“速度”频率。最后,提出了具有降低区域开销的内置探测器的变体。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号