首页> 外文会议>IEEE International Conference on Electronics, Circuits, and Systems >A Four Bit Low Power 165MS/s Flash-SAR ADC for Sigma-Delta ADC Application
【24h】

A Four Bit Low Power 165MS/s Flash-SAR ADC for Sigma-Delta ADC Application

机译:用于Sigma-Delta ADC应用的四位低功率165ms / s Flash-SAR ADC

获取原文

摘要

A low power four bit mixed Successive Approximation Register (SAR)-Flash Analog to Digital Converter (ADC) for Sigma-Delta ADC applications is presented. The ADC uses three comparators in order to reduce the latency of typical SAR ADCs. Three comparators are used for conversion of 2 bits per one clock cycle. One of the Digital to Analog Converters (DACs) is replaced by three resistors which can save power and area. The ADC is simulated by Cadence Spectre using TSMC 0.18μm COMS technology. The power consumption at 165MS/s and 1.8V supply voltage is 1.8mW. The SNDR and SFDR for 10MHz input are 19.8dB and 28.4dB, respectively.
机译:提出了一种低功耗,用于Sigma-Delta ADC应用程序的低功耗四位混合近似寄存器(SAR)-FLASH模数转换器(ADC)。 ADC使用三个比较器来减少典型的SAR ADC的延迟。三个比较器用于每一个时钟周期的2位转换。其中一个数字到模拟转换器(DAC)由三个电阻器代替,该电阻可以节省电力和区域。 ADC由Cadence Specter使用TSMC0.18μmcs技术模拟。 165ms / s和1.8V电源电压的功耗为1.8mW。 10MHz输入的SNDR和SFDR分别为19.8dB和28.4dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号