【24h】

Design of Low Power 8-Bit DAC Using PTM-LP Technology

机译:使用PTM-LP技术设计低功率8位DAC

获取原文

摘要

With emerging high performance digital circuits, the need for data converters with high accuracy, high speed and low power for various kinds of applications has increased greatly. Extensive researches are being conducted in order to decrease the size of data converters to obtain low power and high speed characteristics. Digital to Analog Converters (DACs) convert digital signals to analog signals. This paper presents the design of a low power, 8-bit, segmented current steering DAC using PTM 32nm technology. The simulation was carried out in LTSpice software. The DNL and INL of the converter was measured to be 0.37 LSB and 1.5 LSB respectively. With an input date rate of 1GHz, the SFDR was measured to be 33dB. The total power consumption of the converter was 0.257mW. The same design was simulated with PTM 16nm technology and results were compared with each other and other recent works.
机译:利用新兴的高性能数字电路,对各种应用具有高精度,高速和低功率的数据转换器的需求大大增加。正在进行广泛的研究,以减少数据转换器的大小以获得低功率和高速特性。数字到模拟转换器(DACS)将数字信号转换为模拟信号。本文介绍了使用PTM 32NM技术的低功耗,8位分段电流转向DAC的设计。模拟在LTSPICE软件中进行。转换器的DNL和INL分别测量为0.37LSB和1.5LSB。输入日期速率为1GHz,测量SFDR为33dB。转换器的总功耗为0.257mW。用PTM 16NM技术模拟了相同的设计,并将结果与​​彼此进行比较和其他最新作品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号