首页> 外文会议>NORCHIP International Symposium on System-on-Chip >Area and power savings via buffer reorganization in asymmetric 3D-NoCs for heterogeneous 3D-SoCs
【24h】

Area and power savings via buffer reorganization in asymmetric 3D-NoCs for heterogeneous 3D-SoCs

机译:区域和节能通过缓冲重组在非均质3D-SOC的不对称3D-NOC中的缓冲重组

获取原文

摘要

In this paper, optimizations for asymmetric Network-on-Chip (NoC) router architectures are proposed for heterogeneous 3D-System-on-Chips (SoCs). The optimizations cover buffer reorganization among dies and focus on power and area savings. The architectures are compared to conventional, symmetric routers on the bases of synthesizable RTL models. Area savings of 8.3% and power savings of 5.4% for link buffers are achieved while accepting a minor average system performance loss of 2.1% in simulations. We thereby demonstrate the potentials of asymmetric NoC designs for heterogeneous 3D-SoCs.
机译:本文提出了用于异构3D系统上芯片(SOC)的非对称网络上(NOC)路由器架构的优化。优化涵盖死亡中的缓冲重新组织,并专注于电力和面积节省。将架构与可合成的RTL模型的基础上的传统对称路由器进行比较。达到8.3%的面积节省8.3%,节省了5.4%的链接缓冲区,同时在模拟中接受次要平均系统性能损失2.1%。因此,我们展示了非均质3D-SoC的不对称NoC设计的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号