首页> 外文会议>IEEE International Conference on Application-specific Systems Architectures and Processors >A pipelined camellia architecture for compact hardware implementation
【24h】

A pipelined camellia architecture for compact hardware implementation

机译:用于紧凑型硬件实现的流水线山茶花架构

获取原文

摘要

In this paper, we present a compact and fast pipelined implementation of the block cipher Camellia for 128-bit data and 128-bit key lengths. The implementation is suitable for both Field Programmable Gate Array (FPGA) and Application Specific Integrated Circuit (ASIC) platforms, and is targeted for low area and low power applications. To obtain a compact design, pipelining principles are exploited and platform specific optimizations are made. The design requires only 321 slices with a throughput of 32.96 Mbps based on Xilinx Spartan-S XC3S50-5 chip and 4.31K gates with a throughput of 81 Mbps based on 0.13-μm CMOS standard cell library.
机译:在本文中,我们提供了一个紧凑而快速的流水线实现,用于128位数据和128位键长度的块密码山茶花。该实现适用于场可编程门阵列(FPGA)和应用特定集成电路(ASIC)平台,并且针对低区域和低功率应用。为了获得紧凑的设计,利用流水线原理,并进行平台特定优化。该设计仅需要321片,基于Xilinx Spartan-S XC3S50-5芯片和4.31K栅极的吞吐量为32.96 Mbps,基于0.13-μmCMOS标准细胞库的吞吐量为81 Mbps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号