首页> 外文会议>IEEE International Confernece on Computer Design >FinFET-based Dynamic Power Management of On-chip Interconnection Networks through Adaptive Back-gate Biasing
【24h】

FinFET-based Dynamic Power Management of On-chip Interconnection Networks through Adaptive Back-gate Biasing

机译:通过自适应后门偏置的芯片片上互连网络的FinFET动态电源管理

获取原文

摘要

On-chip interconnection networks are fast becoming significant power-consumers in high-performance chip multiprocessors (CMPs). Increased power consumption leads to more heat, adversely degrades system reliability, and may increase the cost of cooling IC packages. This situation becomes even worse as bulk CMOS scales further into the nanometer regime because of excessive leakage power due to short-channel effects. In this paper, we explore the use of FinFETs, which are promising substitutes for bulk CMOS at the 32nm node and beyond, to design on-chip network routers. We present a detailed design of a variable pipeline stage router (VPSR) targeted at FinFET technology. We employ a dynamic power management scheme, which we call adaptive back-gate biasing (ABGB), for FinFET implementations. We evaluate VPSR and ABGB on a simulation platform specifically designed for power and performance simulations for FinFET-based interconnection networks. The results show that VPSR is able to successfully adapt its power consumption to incoming traffic, with a resultant 20% reduction in power at almost no impact on latency.
机译:片上互连网络在高性能芯片多处理器(CMPS)中快速成为显着的功率消耗器。增加的功耗导致更多的热量,不利地降低系统可靠性,并且可以提高冷却IC封装的成本。由于由于短信道效应,由于散装CMOS进一步进入纳米制度,这种情况变得更糟糕。在本文中,我们探讨了FinFET的使用,这在32nm节点和超越的批量CMOS上是有前途的替代品,以设计片上网络路由器。我们介绍了针对FinFET技术的可变流水线级路由器(VPSR)的详细设计。我们采用动态电源管理方案,我们调用自适应后栅偏置(ABGB),用于FinFET实现。我们在专门为基于FinFET的互连网络的电源和性能模拟设计的模拟平台上进行评估VPSR和ABGB。结果表明,VPSR能够成功地将其功耗调整为传入的流量,因此功率几乎没有对延迟的影响20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号