首页> 外文会议>IASTED international conference on parallel and distributed computing and networks >AN ENERGY EFFICIENT SMT PROCESSOR WITH HETEROGENEOUS INSTRUCTION SET ARCHITECTURES
【24h】

AN ENERGY EFFICIENT SMT PROCESSOR WITH HETEROGENEOUS INSTRUCTION SET ARCHITECTURES

机译:具有异构指令集架构的节能SMT处理器

获取原文

摘要

Recently, it has become popular to employ a multi-core processor that heterogeneously includes a conventional core and several VLIW/DSP cores to achieve high performance. This approach achieves not only quick integration of embedded OS and multimedia programs but also maintaining Quality of Service (QoS) on multimedia applications such as stereo matching. However, from the viewpoint of cost, multi-core processors that increase the chip area by incorporating discrete cores straightforwardly are not the best solution.For an energy efficient processor in embedded systems, we propose an SMT processor named OROCHI, which contains two heterogeneous front-end pipelines, which correspond to ARM ISA for conventional OS programs and FR-V ISA for VLIW multimedia applications, and a common back-end pipeline based on a VLIW processor. In this paper, we propose an instruction scheduling and issue mechanism for SMT execution of ARM and FRV instructions with a VLIW instruction queue. We also propose an asymmetric QoS mechanism to improve performance drop by cache miss stalls.Based on an ASIC implementation with a 0.25/um cell library, we compared our design with a traditional multi-core processor heterogeneously containing ARM and FRV cores. Regarding QoS on the VLIW side, the evaluation results show that the energy delay product is 6.0% better than that without the mechanism on SMT execution with high frequency of cache misses.
机译:最近,使用多核处理器的多核处理器已经流行,该多核处理器包括传统核心和几个VLIW / DSP核心以实现高性能。这种方法不仅可以快速集成嵌入式操作系统和多媒体程序,还可以维持在立体声匹配之类的多媒体应用中的服务质量(QoS)。然而,从成本的角度来看,通过简单地加入离散核心来增加芯片区域的多核处理器不是最佳解决方案。对于嵌入式系统中的节能处理器,我们提出了一个名为OROCHI的SMT处理器,其中包含两个异构前部 - Dipelines,它对应于传统操作系统程序的ARM ISA和用于VLIW多媒体应用的FR-V ISA,以及基于VLIW处理器的公共后端管道。在本文中,我们提出了一种具有VLIW指令队列的SMT执行的SMT和FRV指令的指令调度和发布机制。我们还提出了一种不对称的QoS机制,以提高缓存小姐摊位的性能下降。基于带有0.25 / UM单元库的ASIC实现,我们将设计与传统的多核处理器异构地包含ARM和FRV核心。关于VLIW方面的QoS,评估结果表明,如果没有具有高速缓存未命中的高频频率的SMT执行机制,能量延迟产品比其中的机制更好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号