首页> 外文会议>IEEE/IFIP International Symposium on Rapid System Prototyping >From Application to ASIP-based FPGA prototype: a Case Study on Turbo Decoding
【24h】

From Application to ASIP-based FPGA prototype: a Case Study on Turbo Decoding

机译:从应用到基于ASIP的FPGA原型:涡轮解码案例研究

获取原文

摘要

ASIP-based implementations constitute a key trend in SoC design enabling optimal tradeoffs between performance and flexibility. This paper details a case study of an ASIP-based implementation of a high throughput flexible turbo decoder. It introduces turbo decoding application and proposes an Application-Specific Instruction-set Processor with SIMD architecture, a specialized and extensible instruction-set, and 6-stages pipeline control. The proposed ASIP is developed in LISA language and generated automatically using the Processor Designer framework from CoWare. The paper illustrates how the automatic generated RTL code of the ASIP can be adapted for a rapid prototyping on FPGA reconfigurable logic and memory resources. For a Xilinx Virtex-II Pro FPGA, a single ASIP prototype occupies 68% of FPGA resources and achieves a 6.3 Mbit/s throughput when decoding a double binary turbo code with 5 iterations.
机译:基于ASIP的实现构成了SOC设计的关键趋势,从而实现了性能和灵活性之间的最佳权衡。本文详细介绍了高吞吐量灵活涡轮解码器的基于ASIP的实现的案例研究。它推出了Turbo解码应用程序,并提出了一种具有SIMD架构,专用和可扩展指令集和6级管道控制的应用专用指令集处理器。所提出的ASIP是在LISA语言中开发的,并自动使用来自COWare的处理器设计师框架生成。本文说明了ASIP的自动生成的RTL代码如何适用于FPGA可重构逻辑和存储器资源的快速原型设计。对于Xilinx Virtex-II Pro FPGA,单个ASIP原型占用FPGA资源的68%,并在用5个迭代解码双二进制涡轮码时实现6.3 Mbit / s吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号