首页> 外文会议>Microsystems and Nanoelectronics Research Conference >All-digital skew-tolerant interfacing method for systems with rational frequency ratios among Multiple Clock Domains: Leveraging a priori timing information
【24h】

All-digital skew-tolerant interfacing method for systems with rational frequency ratios among Multiple Clock Domains: Leveraging a priori timing information

机译:多个时钟域中具有合理频率比的系统的全数字歪斜接口方法:利用先验的定时信息

获取原文

摘要

As Deep Sub-Micron (DSM) technology improves, the need for interfacing modules in Multiple Clock Domains (MCD) is increasing. This work proposes a novel interfacing method for point-to-point communication between modules whose frequencies are rationally related. The introduction of two stages of FIFO-like interfacing registers makes this method skew tolerant. It also allows a slower module to receive or transmit safely data to or from a faster module without slowing down the frequency of the faster module, which is a quality that is required for serializers and deserializers. A complete functional validation of the proposed interfacing method is performed using RTL-level simulation.
机译:由于深次微米(DSM)技术改进,在多个时钟域(MCD)中对接口模块的需求正在增加。这项工作提出了一种新颖的接口方法,用于频率合理相关的模块之间的点对点通信。引入两个类似的FIFO的接口寄存器寄存器使得这种方法歪斜宽容。它还允许较慢的模块在不放缓更快的模块的频率的情况下安全地接收或从更快的模块接收或从更快的模块接收或传输,这是序列化器和Deserializer所需的质量。使用RTL级模拟执行所提出的接口方法的完整功能验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号