首页> 外文会议>IEEE International Conference on Application-specific Systems, Architectures, and Processors >A High-Throughput Programmable Decoder for LDPC Convolutional Codes
【24h】

A High-Throughput Programmable Decoder for LDPC Convolutional Codes

机译:用于LDPC卷积码的高吞吐量可编程解码器

获取原文

摘要

In this paper, we present and analyze a novel decoder architecture for LDPC convolutional codes (LDPCCCs). The proposed architecture enables high throughput and can be programmed to decode different codes and block-lengths, which might be necessary to cope with the requirements of future communication systems. To achieve high throughput, the SIMD paradigm is applied on the regular graph structure typical to LDPCCCs. We also present the main components of the proposed architecture and analyze its programmability. Finally, synthesis results for a prototype ASIC show that the architecture is capable of achieving decoding throughputs of several hundreds MBits/s with attractive complexity and power consumption.
机译:在本文中,我们展示并分析了用于LDPC卷积码(LDPCCC)的新型解码器架构。所提出的架构实现了高吞吐量,并且可以被编程为解码不同的代码和块长度,这可能需要应对未来通信系统的要求。为了实现高吞吐量,SIMD范例应用于典型的LDPCCC典型的常规图形结构。我们还提供了拟议的架构的主要组成部分,并分析其可编程性。最后,原型ASIC的综合结果表明,该架构能够实现具有有吸引力的复杂性和功耗的数百Mbits / s的解码吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号