首页> 外文会议>IFIP World Computer Congress >Sorting Units for FPGA-Based Embedded Systems
【24h】

Sorting Units for FPGA-Based Embedded Systems

机译:基于FPGA的嵌入式系统的分拣单元

获取原文
获取外文期刊封面目录资料

摘要

Sorting is an important operation for a number of embedded applications. As sorting large datasets may impose undesired performance degradation, acceleration units coupled to the embedded processor can be an interesting solution for speeding-up the computations. This paper presents and evaluates three hardware sorting units, bearing in mind embedded computing systems implemented with FPGAs. The proposed architectures take advantage of specific FPGA hardware resources to increase efficiency. Experimental results show the differences in resources and performances among the three proposed sorting units and also between the sorting units and pure software implementations for sorting.We show that a hybrid between an insertion sorting unit and a merge FIFO sorting unit provides a speed-up between 1.6 and 25 compared to a quicksort software implementation.
机译:排序是许多嵌入式应用程序的一个重要操作。作为对大型数据集的分类可能施加不希望的性能下降,耦合到嵌入式处理器的加速单元可以是用于加速计算的有趣解决方案。本文介绍并评估了三个硬件分拣单元,在用FPGA实现的嵌入式计算系统中致力于核对。拟议的架构利用特定的FPGA硬件资源来提高效率。实验结果表明,三种提出的分拣单元中的资源和性能的差异以及分类单元之间的分类和纯软件实现.We示出了插入分拣单元和合并FIFO分拣单元之间的混合提供了速度1.6和25与Quicksort软件实现相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号