首页> 外文期刊>IETE Journal of Research >FPGA-based Low Power Audio Subword Sorter Unit
【24h】

FPGA-based Low Power Audio Subword Sorter Unit

机译:基于FPGA的低功耗音频子词分类器单元

获取原文
获取原文并翻译 | 示例
           

摘要

The security of audio data in high end communication applications like satellites and radars is an issue of concern these days. Designing a processor at the chip level for this requirement is by itself a challenge to VLSI engineers. This paper aims to design a HDL based novel audio subword sorter unit, which is less complex in structure and highly efficient in terms of security. In this paper, we examine the hardware implementation of powerful permutation instruction group (GRP) with low power. This is done at the integrated chip (IC-level) using Verilog HDL and can be implemented in FPGA. To our knowledge this is the first audio subword sorter unit implemented in FPGA.
机译:如今,诸如卫星和雷达之类的高端通信应用中的音频数据安全性已成为人们关注的问题。为此,在芯片级设计处理器本身对VLSI工程师来说是一个挑战。本文旨在设计一种基于HDL的新型音频子词分类器单元,该单元结构简单,安全性高。在本文中,我们研究了功能强大的低功耗置换指令组(GRP)的硬件实现。这是使用Verilog HDL在集成芯片(IC级别)上完成的,可以在FPGA中实现。据我们所知,这是在FPGA中实现的第一个音频子词分类器单元。

著录项

  • 来源
    《IETE Journal of Research》 |2009年第6期|260-265|共6页
  • 作者

    P. Karthigaikumar; K. Baskaran;

  • 作者单位

    Department of Electronics and Communication Engineering, Karunya University, Department of Computer Science and Engineering, Government College of Technology, Coimbatore, India;

    Department of Electronics and Communication Engineering, Karunya University, Department of Computer Science and Engineering, Government College of Technology, Coimbatore, India;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    audio subword sorter; cryptography; permutation; multimedia network security;

    机译:音频子词分类器;密码学排列;多媒体网络安全;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号