首页> 外文会议>International Symposium on Automated Technology for Verification and Analysis >Verification Challenges and Opportunities in the New Era of Microprocessor Design
【24h】

Verification Challenges and Opportunities in the New Era of Microprocessor Design

机译:微处理器设计新时代的验证挑战和机遇

获取原文

摘要

Microprocessor design continues to be driven by the economics of Moore's Law. Each new process generation doubles the number of transistors available to microprocessor architects and designers. Design complexity continues to increase, and so does verification complexity, in order to keep microprocessor performance scaling up with Moore's Law. Moving forward, we are facing even tougher challenges associated with the power scaling and reliability issues of future transistor devices. To build high performance, power efficient, reliable microprocessors using unreliable devices, we have to take a holistic approach, and deliver innovative technology solutions across the entire stack: circuit, micro-architecture, architecture, platform, and embedded software. Here we examine several future design trends and their implications on verification.
机译:微处理器设计仍然是由摩尔定律的经济学驱动的。每个新的过程生成都加倍微处理器建筑师和设计者可用的晶体管数量。设计复杂性继续增加,因此验证复杂性也是如此,以便将微处理器性能扩展与Moore的法律保持缩放。前进,我们甚至面临与未来晶体管器件的电力缩放和可靠性问题相关的更严格的挑战。为了构建高性能,功率高效,可靠的微处理器使用不可靠的设备,我们必须采取整体方法,并通过整个堆栈提供创新的技术解决方案:电路,微架构,架构,平台和嵌入式软件。在这里,我们研究了几种未来的设计趋势及其对验证的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号