首页> 外文会议>International Workshop on Reconfigurable Computing: Architectures and Applications >Super Semi-systolic Array-Based Application-Specific PLD Architecture
【24h】

Super Semi-systolic Array-Based Application-Specific PLD Architecture

机译:基于Super Semi-Systolic阵列的专用PLD架构

获取原文

摘要

FPGAs have become a critical part of every system design. However, they lag far behind ASICs because of the speed of designs which can be accommodated. Systolic array is an ideal for ASICs because of its massive parallelism with minimum communication overhead, regularity and modularity, but most of commercial FPGAs cannot handle systolic structure with fast sampling rate for their general-purpose architecture nature. Recently, a super-systolic array-based PLD architecture has been proposed. This paper proposes a new PLD architecture targeting a super semi-systolic array — a derivative from a super-systolic array — for application-specific arithmetic operations such as MAC. The proposed super semi-systolic array-based PLD architecture achieves implementation results that are better than those achieved on the super-systolic array-based PLD in terms of hardware complexity and P&R time as well as existing FPGAs in terms of hardware complexity, P&R time and clock speed.
机译:FPGA已成为每个系统设计的关键部分。然而,由于可以容纳的设计速度,它们远远落后于Asics。收缩系统阵列是ASIC的理想,因为其具有最小通信开销,规律性和模块化的巨大并行性,但大多数商业FPGA不能处理完全采样率的完全采样率,以便他们的通用架构性质。最近,已经提出了一种基于超细的阵列的PLD架构。本文提出了一种针对超半收缩阵列的新的PLD架构 - 来自超细阵列的衍生物 - 用于特定于应用的算术运算,例如MAC。所提出的基于Supli-Systolic阵列的PLD架构实现了比在硬件复杂度和P&R时间内存的超收缩阵列的PLD上实现的实施结果,以及在硬件复杂性方面,P&R时间内的现有FPGA和时钟速度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号