首页> 外文会议>IEEE International On-Line Testing Symposium >A pragmatic approach to concurrent error detection in sequential circuits implemented using FPGAs with embedded memory
【24h】

A pragmatic approach to concurrent error detection in sequential circuits implemented using FPGAs with embedded memory

机译:使用FPGA与嵌入式内存实现顺序电路并发错误检测的语用方法

获取原文

摘要

We present several low-cost concurrent error detection schemes for a sequential circuit implemented using FPGAs with embedded memory blocks. The experimental results show that for many of the examined circuits, a reasonable level of error detection can be obtained at the circuitry overhead of less than 10% - a level recommended by proponents of a "pragmatic" approach to on-line testing.
机译:我们为使用与嵌入式内存块实现的FPGA实现的连续电路提供了几种低成本并发错误检测方案。实验结果表明,对于许多检查电路,可以在低于10%的电路开销的电路开销中获得合理的误差检测水平 - 推荐的“语用”方法在线测试的电位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号